//]]>
Normal View MARC View ISBD View

Digital logic design using Verilog : coding and RTL synthesis /

by Taraate, Vaibbhav,
Authors: Ohio Library and Information Network. Published by : Springer, (Singapore :) Physical details: xxv, 604 p. : il. (chiefly color) ; 24 cm. ISBN: 9811632014 Subject(s): Logic design %Data processing. | Verilog (Computer hardware description language) Year: 2022
Online Resources:
Tags from this library:
No tags from this library for this title.
Item type Location Call Number Status Notes Date Due
Book Book AUM Main Library English Collections Hall 621.395 T176 (Browse Shelf) Available inv 2023/0174

Includes bibliographical references and index

Introduction -- Combinational Logic Design (Part I) -- Combinational Logic Design (Part II) -- Combinational Design Guidelines -- Sequential Logic Design -- Sequential Design Guidelines -- Complex Designs using Verilog RTL -- Finite State Machines -- Simulation Concepts and PLD Based Designs -- RTL Synthesis -- Static Timing Analysis (STA) -- Constraining Design -- Multiple Clock Domain Designs -- Low Power Design -- RTL Design for SOCs

Available to OhioLINK libraries

This second edition focuses on the thought process of digital design and implementation in the context of VLSI and system design. It covers the Verilog 2001 and Verilog 2005 RTL design styles, constructs and the optimization at the RTL and synthesis level. The book also covers the logic synthesis, low power, multiple clock domain design concepts and design performance improvement techniques. The book includes 250 design examples/illustrations and 100 exercise questions. This volume can be used as a core or supplementary text in undergraduate courses on logic design and as a text for professional and vocational coursework. In addition, it will be a hands-on professional reference and a self-study aid for hobbyists

There are no comments for this item.

Log in to your account to post a comment.

Languages: 
English |
العربية