//]]>
Normal View MARC View ISBD View

Variation Tolerant On-Chip Interconnects

by Nigussie, Ethiopia Enideg.
Authors: SpringerLink (Online service) Series: Analog Circuits and Signal Processing Physical details: XII, 172 p. online resource. ISBN: 1461401313 Subject(s): Engineering. | Electronics. | Systems engineering. | Engineering. | Circuits and Systems. | Electronics and Microelectronics, Instrumentation. | Nanotechnology and Microengineering.
Tags from this library:
No tags from this library for this title.
Item type Location Call Number Status Date Due
E-Book E-Book AUM Main Library 621.3815 (Browse Shelf) Not for loan

Introduction -- On-Chip Communication -- Interconnect Design Techniques -- Design of Delay-Insensitive Current Sensing Interconnects -- Enhancing Completion Detection Performance -- Energy Efficient Semi-Serial Interconnect -- Comparison of the Designed Interconnects -- Circuit Techniques for PVT Variation Tolerance.

This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects.  Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems. Provides comprehensive, circuit-level explanation of high-performance, energy-efficient, variation-tolerant on-chip interconnect; Describes design techniques to mitigate problems caused by variation; Includes techniques for design and implementation of self-timed on-chip interconnect, delay variation insensitive communication protocols, high speed signaling techniques and circuits, bit-width independent completion detection and process, voltage and temperature variation tolerance.                          

There are no comments for this item.

Log in to your account to post a comment.

Languages: 
English |
العربية