//]]>
Normal View MARC View ISBD View

60-GHz CMOS Phase-Locked Loops

by Cheema, Hammad M.
Authors: Mahmoudi, Reza.%author. | Roermund, Arthur H. M.%author. | SpringerLink (Online service) Physical details: IV, 218p. 155 illus., 8 illus. in color. online resource. ISBN: 9048192803 Subject(s): Engineering. | Microwaves. | Systems engineering. | Engineering. | Circuits and Systems. | Microwaves, RF and Optical Engineering. | Solid State Physics.
Tags from this library:
No tags from this library for this title.
Item type Location Call Number Status Date Due
E-Book E-Book AUM Main Library 621.3815 (Browse Shelf) Not for loan

Synthesizer System Architecture -- Layout and Measurements at mm-Wave Frequencies -- Design of High Frequency Components -- Design of Low Frequency Components -- Synthesizer Integration -- Conclusions.

The promising high data rate wireless applications at millimeter wave frequencies in general and 60 GHz in particular have gained much attention in recent years. However, challenges related to circuit, layout and measurements during mm-wave CMOS IC design have to be overcome before they can become viable for mass market. 60-GHz CMOS Phase-Locked Loops focusing on phase-locked loops for 60 GHz wireless transceivers elaborates these challenges and proposes solutions for them. The system level design to circuit level implementation of the complete PLL, along with separate implementations of individual components such as voltage controlled oscillators, injection locked frequency dividers and their combinations, are included. Furthermore, to satisfy a number of transceiver topologies simultaneously, flexibility is introduced in the PLL architecture by using new dual-mode ILFDs and switchable VCOs, while reusing the low frequency components at the same time.

There are no comments for this item.

Log in to your account to post a comment.

Languages: 
English |
العربية